国产精品成人VA在线观看-国产乱妇乱子视频在播放-国产日韩精品一区二区三区在线-国模精品一区二区三区

參數(shù)資料
型號: W3EG72126MS166D3MG
英文描述: 1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
中文描述: 1GB的,128Mx72 ECC的DDR SDRAM的注冊瓦特/鎖相環(huán)
文件頁數(shù): 8/15頁
文件大小: 351K
代理商: W3EG72126MS166D3MG
White Electronic Designs
W3EG72126S-D3
-JD3
-AJD3
PRELIMINARY
8
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
November 2004
Rev. 3
DDR SDRAM COMPONENT ELECTRICAL CHARACTERISTICS AND
RECOMMENDED AC OPERATING CONDITIONS
0°C ≤ T
A
≤ +70°C; V
CC
= +2.5V ±0.2V, V
CCQ
= +2.5V ±0.2V
AC Characteristics
335
262
263/265
202
Parameter
Access window of DQs from CK, CK#
CK high-level width
CK low-level width
Clock cycle time
Symbol
t
AC
t
CH
t
CL
t
CK
(2.5)
t
CK
(2)
t
DH
t
DS
t
DIPW
t
DQSCK
t
DQSH
t
DQSL
t
DQSQ
Min
-0.7
0.45
0.45
6
Max
+0.7
0.55
0.55
13
Min
-0.75
0.45
0.45
7.5
7.5
0.5
0.5
1.75
-0.75
0.35
0.35
Max
+0.75
0.55
0.55
13
13
Min
-0.75
0.45
0.45
7.5
7.5
0.5
0.5
1.75
-0.75
0.35
0.35
Max
+0.75
0.55
0.55
13
13
Min
-0.75
0.45
0.45
7.5
7.5
0.5
0.5
1.75
-0.75
0.35
0.35
Max
+0.75
0.55
0.55
13
13
Units
ns
t
CK
t
CK
ns
ns
ns
ns
ns
ns
t
CK
t
CK
ns
Notes
16
16
22
22
CL=2.5
CL=2
DQ and DM input hold time relative to DQS
DQ and DM input setup time relative to DQS
DQ and DM input pulse width (for each input)
Access window of DQS from CK, CK#
DQS input high pulse width
DQS input low pulse width
DQS-DQ skew, DQS to last DQ valid, per group,
per access
Write command to first DQS latching transition
DQS falling edge to CK rising - setup time
DQS falling edge from CK rising - hold time
Half clock period
0.45
0.45
1.75
-0.6
0.35
0.35
14,17
14,17
17
+0.6
+0.75
+0.75
+0.75
0.45
0.5
0.5
0.5
13,14
t
DQSS
t
DSS
t
DSH
t
HP
0.75
0.2
0.2
t
CH
,
t
CL
1.25
0.75
0.2
0.2
t
CH
,
t
CL
1.25
0.75
0.2
0.2
t
CH
,
t
CL
1.25
0.75
0.2
0.2
t
CH
,
t
CL
1.25
t
CK
t
CK
t
CK
ns
18
Data-out high-impedance window from CK, CK#
Data-out low-impedance window from CK, CK#
Address and control input hold time (fast slew rate)
Address and control input set-up time (fast slew rate)
Address and control input hold time (slow slew rate)
Address and control input setup time (slow slew rate)
Address and control input pulse width (for each input)
LOAD MODE REGISTER command cycle time
DQ-DQS hold, DQS to first DQ to go non-valid, per
access
Data hold skew factor
ACTIVE to PRECHARGE command
ACTIVE to READ with Auto precharge command
ACTIVE to ACTIVE/AUTO REFRESH command period
AUTO REFRESH command period
t
HZ
t
LZ
t
IHf
t
ISf
t
IHs
t
ISs
t
IPW
t
MRD
t
QH
+0.7
+0.75
+0.75
+0.75
ns
ns
ns
ns
ns
ns
ns
ns
ns
8,19
8,20
6
6
6
6
-0.7
0.75
0.75
0.8
0.8
2.2
12
t
HP
-
t
QHS
-0.75
0.90
0.90
1
1
2.2
15
t
HP
-
t
QHS
-0.75
0.90
0.90
1
1
2.2
15
t
HP
-
t
QHS
-0.75
0.90
0.90
1
1
2.2
15
t
HP
-
t
QHS
13,14
t
QHS
t
RAS
t
RAP
t
RC
t
RFC
0.55
70,000
0.75
120,000
0.75
120,000
0.75
120,000
ns
ns
ns
ns
ns
42
15
60
72
40
15
60
75
40
15
60
75
40
15
60
75
15
21
相關(guān)PDF資料
PDF描述
W3EG72126MS166D3SF 1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
W3EG72126MS166D3SG 1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
W3EG72126MS166JD3MF 1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
W3EG72126MS166JD3MG 1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
W3EG72126MS166JD3SF 1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W3EG72126MS166D3SF 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
W3EG72126MS166D3SG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
W3EG72126MS166JD3MF 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
W3EG72126MS166JD3MG 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL
W3EG72126MS166JD3SF 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:1GB-128Mx72 DDR SDRAM REGISTERED ECC w/PLL