国产精品成人VA在线观看-国产乱妇乱子视频在播放-国产日韩精品一区二区三区在线-国模精品一区二区三区

參數資料
型號: W3EG6432S202D4
英文描述: 256MB - 32Mx64 DDR SDRAM UNBUFFERED
中文描述: 256MB的- 32Mx64 DDR內存緩沖
文件頁數: 7/12頁
文件大小: 180K
代理商: W3EG6432S202D4
7
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
White Electronic Designs
W3EG6432S-D4
PRELIMINARY
December 2004
Rev. 6
AC OPERATING CONDITIONS
0°C
T
A
70°C, V
CC
= 2.5V ± 0.2V
AC CHARACTERISTICS
SYMBOL
t
AC
t
CH
t
CL
t
CK (2.5)
t
CK (2)
t
DH
t
DS
t
DIPW
t
DQSCK
t
DQSH
t
DQSL
t
DQSQ
t
DQSS
t
DSS
t
DSH
t
HP
t
HZ
t
LZ
t
IHF
t
ISF
t
IHS
t
ISS
t
IPW
t
MRD
335
262
263/265/202
UNITS
ns
t
CK
t
CK
ns
ns
ns
ns
ns
ns
t
CK
t
CK
ns
t
CK
t
CK
t
CK
ns
ns
ns
ns
ns
ns
ns
ns
ns
NOTES
PARAMETER
Access window of DQs from CK/CK#
CK high-level width
CK low-level width
Clock cycle time
MIN
-0.70
0.45
0.45
6
7.5
0.45
0.45
1.75
-0.60
0.35
0.35
MAX
+0.70
0.55
0.55
13
13
MIN
-0.75
0.45
0.45
7.5
7.5
0.5
0.5
1.75
-0.75
0.35
0.35
MAX
+0.75
0.55
0.55
13
13
MIN
-0.75
0.45
0.45
7.5
7.5/10
0.5
0.5
1.75
-0.75
0.35
0.35
MAX
+0.75
0.55
0.55
13
13
26
26
CL = 2.5
CL = 2
39, 44
39, 44
23, 27
23, 27
27
DQ and DM input hold time relative to DQS
DQ and DM input setup time relative to DQS
DQ and DM input pulse width (for each input)
Access window of DQS from CK/CK#
DQS input high pulse width
DQS input low pulse width
DQS-DQ skew, DQS to last DQ valid, per group, per access
Write command to first DQS latching transition
DQS falling edge to CK rising - setup time
DQS falling edge from CK rising - hold time
Half clock period
Data-out high-impedance window from CK/CK#
Data-out low-impedance window from CK/CK#
Address and control input hold time (fast slew rate)
Address and control input setup time (fast slew rate)
Address and control input hold time (slow slew rate)
Address and control input setup time (slow slew rate)
Address and Control input pulse width (for each input)
LOAD MODE REGISTER command cycle time
+0.60
+0.75
+0.75
0.45
1.25
0.5
1.25
0.5
1.25
22, 23
0.75
0.2
0.2
0.75
0.2
0.2
0.75
0.2
0.2
t
CH
, t
CL
t
CH
, t
CL
t
CH
, t
CL
30
+0.70
+0.75
+0.75
16, 36
16, 36
12
12
12
12
-0.70
0.75
0.75
0.80
0.80
2.2
12
-0.75
0.90
0.90
1
1
2.2
15
-0.75
0.90
0.90
1
1
2.2
15
相關PDF資料
PDF描述
W3EG6433S262AD4 256MB - 32Mx64 DDR SDRAM UNBUFFERED, w/PLL
W3EG6433S262BD4 256MB - 32Mx64 DDR SDRAM UNBUFFERED, w/PLL
W3EG6433S265AD4 256MB - 32Mx64 DDR SDRAM UNBUFFERED, w/PLL
W3EG6433S265BD4 256MB - 32Mx64 DDR SDRAM UNBUFFERED, w/PLL
W3EG6433S335AD4 256MB - 32Mx64 DDR SDRAM UNBUFFERED, w/PLL
相關代理商/技術參數
參數描述
W3EG6432S202D4I 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx64 DDR SDRAM UNBUFFERED
W3EG6432S202JD3 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:128MB - 16Mx64 DDR SDRAM UNBUFFERED
W3EG6432S262D3 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx64 DDR SDRAM UNBUFFERED
W3EG6432S262D4 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx64 DDR SDRAM UNBUFFERED
W3EG6432S262D4I 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:256MB - 32Mx64 DDR SDRAM UNBUFFERED