
W27E512
Publication Release Date: June 2000
- 3 -
Revision A9
Standby Mode
The standby mode significantly reduces V
CC
current. This mode is entered when CE high. In standby
mode, all outputs are in a high impedance state, independent of OE/V
PP
.
Two-line Output Control
Since EPROMs are often used in large memory arrays, the W27E512 provides two control inputs for
multiple memory connections. Two-line control provides for lowest possible memory power
dissipation and ensures that data bus contention will not occur.
System Considerations
An EPROM's power switching characteristics require careful device decoupling. System designers are
interested in three supply current issues: standby current levels (I
SB
), active current levels (I
CC
), and
transient current peaks produced by the falling and rising edges of CE. Transient current magnitudes
depend on the device output's capacitive and inductive loading. Two-line control and proper
decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1
μ
F ceramic capacitor connected between its V
CC
and GND. This high frequency, low inherent-
inductance capacitor should be placed as close as possible to the device. Additionally, for every eight
devices, a 4.7
μ
F electrolytic capacitor should be placed at the array's power supply connection
between V
CC
and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace
inductances.
TABLE OF OPERATING MODES
(V
PP
= 12V, V
PE
= 14V, V
HH
= 12V, V
CP
= 5V, V
CE
= 5V, X = V
IH
or V
IL
)
MODE
PINS
A0
CE
V
IL
V
IL
V
IH
OE/V
PP
V
IL
V
IH
X
X
V
PP
V
IL
V
PP
V
PE
V
IL
V
PE
V
IL
V
IL
A9
V
CC
OUTPUTS
Read
Output Disable
Standby (TTL)
Standby (CMOS)
Program
Program Verify
Program Inhibit
Erase
Erase Verify
Erase Inhibit
Product Identifier-manufacturer
Product Identifier-device
X
X
X
X
X
X
X
V
IL
X
X
V
IL
V
IH
X
X
X
X
X
X
X
V
CC
V
CC
V
CC
V
CC
V
CP
V
CC
V
CP
V
CE
3.75
V
CE
V
CC
V
CC
D
OUT
High Z
High Z
High Z
D
IN
D
OUT
High Z
D
IH
D
OUT
High Z
DA (Hex)
08 (Hex)
V
CC
±
0.3V
V
IL
V
IL
V
IH
V
IL
V
IL
V
IH
V
IL
V
IL
V
PE
X
X
V
HH
V
HH