国产精品成人VA在线观看-国产乱妇乱子视频在播放-国产日韩精品一区二区三区在线-国模精品一区二区三区

參數資料
型號: 554AD000264BG
廠商: SILICON LABORATORIES
元件分類: VCXO, clock
英文描述: VCXO, CLOCK, 292.571 MHz, LVPECL OUTPUT
封裝: ROHS COMPLIANT, SMD, 8 PIN
文件頁數: 28/115頁
文件大小: 3254K
代理商: 554AD000264BG
Si554
2
Rev. 0.5
1. Electrical Specifications
Table 1. Recommended Operating Conditions
Parameter
Symbol
Test Condition
Min
Typ
Max
Units
Supply Voltage1
VDD
3.3 V option
2.97
3.3
3.63
V
2.5 V option
2.25
2.5
2.75
1.8 V option
1.71
1.8
1.89
Supply Current
IDD
Output enabled
LVPECL
CML
LVDS
CMOS
120
108
99
90
130
117
108
98
mA
TriState mode
60
70
Output Enable (OE)
and Frequency Select FS[1:0]2
VIH
0.75 x VDD
——
V
VIL
——
0.5
Operating Temperature Range3
TA
–40
85
C
Notes:
1. Selectable parameter specified by part number. See Section 3. "Ordering Information" on page 7 for further details.
2. OE and FS[1:0] pins include a 17 k
pullup resistor to VDD. Pulling OE to ground causes outputs to tristate.
3. If the device is powered up below –20 C and the ambient temperature rises by approximately 105 C during normal
operation, the device will perform a one-time recalibration. The output is squelched for approximately 2–3 ms during
this recalibration.
Table 2. VC Control Voltage Input
Parameter
Symbol
Test Condition
Min
Typ
Max
Units
Control Voltage Tuning Slope1,2,3
KV
10 to 90% of VDD
—45
90
135
180
ppm/V
Control Voltage Linearity4
LVC
BSL
–5
±1
+5
%
Incremental
–10
±5
+10
Modulation Bandwidth
BW
9.3
10.0
10.7
kHz
VC Input Impedance
ZVC
k
Nominal Control Voltage
VCNOM
@ fO
—3/8 x VDD
—V
Control Voltage Tuning Range
VC
0VDD
V
Notes:
1. Positive slope; selectable option by part number. See Section 3. "Ordering Information" on page 7.
2. For best jitter and phase noise performance, always choose the smallest KV that meets the application’s minimum APR
requirements. See “AN266: VCXO Tuning Slope (KV), Stability, and Absolute Pull Range (APR)” for more information.
3. KV variation is ±28% of typical values.
4. BSL determined from deviation from best straight line fit with VC ranging from 10 to 90% of VDD. Incremental slope
determined with VC ranging from 10 to 90% of VDD.
相關PDF資料
PDF描述
554AD000290BGR VCXO, CLOCK, 166.63 MHz, LVPECL OUTPUT
550AE400M000BG VCXO, CLOCK, 400 MHz, LVPECL OUTPUT
550AC622M080BGR VCXO, CLOCK, 622.08 MHz, LVPECL OUTPUT
550AD121M164BGR VCXO, CLOCK, 121.164 MHz, LVPECL OUTPUT
554CE000259BGR VCXO, CLOCK, 84.375 MHz, CMOS OUTPUT
相關代理商/技術參數
參數描述
554AD000290DG 制造商:Silicon Laboratories Inc 功能描述:CNTRLD OSC 132.8125MHZ/155.52MHZ/156.25MHZ/166.63MHZ VCXO LV - Trays
554AD000290DGR 制造商:Silicon Laboratories Inc 功能描述:CNTRLD OSC 132.8125MHZ/155.52MHZ/156.25MHZ/166.63MHZ VCXO LV - Tape and Reel
554AD000379DG 功能描述:VCXO振蕩器 Quad VCXO 7mmx5mm 8 pin RoHS:否 制造商:Fox 封裝 / 箱體:5 mm x 3.2 mm 頻率:19.2 Mhz 頻率穩定性:2.5 PPM 輸出格式: 封裝:Reel 電源電壓:3 V 端接類型:SMD/SMT 尺寸:3.2 mm W x 5 mm L x 1.5 mm H 最小工作溫度:- 20 C 最大工作溫度:+ 75 C
554AD000379DGR 制造商:Silicon Laboratories Inc 功能描述:CONTROLLED OSCILLATOR 622.08MHZ/624.693781MHZ/666.514285MHZ - Tape and Reel
554AD000388DG 制造商:Silicon Laboratories Inc 功能描述:CONTROLLED OSCILLATOR 622.0625MHZ/644.53125MHZ/669.3125MHZ/7 - Trays